# **EXAMALOG**<br>DEVICES

# Fractional-N PLL with Integrated VCO 25 MHz to 3000 MHz

#### <span id="page-0-0"></span>**FEATURES**

**RF bandwidth: 25 MHz to 3000 MHz 3.3 V supply Maximum phase detector rate: 100 MHz Ultralow phase noise −110 dBc/Hz in band, typical Fractional figure of merit (FOM): −226 dBc/Hz 24-bit step size, resolution 3 Hz typical Exact frequency mode with 0 Hz frequency error Fast frequency hopping 40-lead 6 mm × 6 mm SMT package: 36 mm2**

#### <span id="page-0-1"></span>**APPLICATIONS**

**Cellular infrastructure Microwave radio WiMax, WiFi Communications test equipment CATV equipment DDS replacement Military Tunable reference source for spurious-free performance**

#### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) is a 3.3 V, high performance, wideband, fractional-N, phase-locked loop (PLL) that features an integrated voltage controlled oscillator (VCO) with a fundamental frequency of 1500 MHz to 3000 MHz, and an integrated VCO output divider (divide by 1/2/4/6/…60/62), that enables the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) to generate continuous frequencies from 25 MHz to 3000 MHz. The integrated phase detector (PD) and delta-sigma (Δ-Σ) modulator, capable of operating at up to 100 MHz, permit wider loop bandwidths and faster frequency tuning with excellent spectral performance.

Industry leading phase noise and spurious performance, across all frequencies, enable the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) to minimize blocker effects, and to improve receiver sensitivity and transmitter spectral purity. A low noise floor (−160 dBc/Hz) eliminates any contribution to modulator/mixer noise floor in transmitter applications.

# Data Sheet **[HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf)**

#### **FUNCTIONAL BLOCK DIAGRAM**

<span id="page-0-2"></span>

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) is footprint-compatible to the market leading [HMC830](http://www.analog.com/HMC830?doc=HMC830.pdf) PLL with integrated VCO. It features 3.3 V supply and an innovative programmable performance technology that enables the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) to tailor current consumption and corresponding noise floor performance to individual applications by selecting either a low current consumption mode or a high performance mode for an improved noise floor performance.

Additional features of th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) include 12 dB of RF output gain control in 1 dB steps; output mute function to automatically mute the output during frequency changes when the device is not locked; selectable output return loss; programmable differential or single-ended outputs, with the ability to select either output in single-ended mode; and a  $\Delta$ - $\Sigma$  modulator exact frequency mode that enables users to generate output frequencies with 0 Hz frequency error.

#### **Rev. A [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=HMC832.pdf&product=HMC832&rev=A)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.** ©2014 Analog Devices, Inc. All rights reserved. **[Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

# TABLE OF CONTENTS



### <span id="page-1-0"></span>**REVISION HISTORY**

#### **11/14—Rev. 0 to Rev. A**

This Hittite Microwave Products data sheet has been reformatted to meet the styles and standards of Analog Devices, Inc. Updated Format .................................................................. Universal Moved Endnotes from Typical Performance Characteristics Section to the Applications Information Section ....................... 34 Changes to Ordering Guide .......................................................... 48



# <span id="page-2-0"></span>**SPECIFICATIONS**

VPPCP, VDDLS, VCC1, VCC2 = 3.3 V; RVDD, AVDD, DVDD, VCCPD, VCCHF, VCCPS = 3.3 V minimum and maximum specified across the temperature range of −40°C to +85°C.





<span id="page-4-1"></span>

<sup>1</sup> Measured with 100 Ω external termination. Se[e Reference Input Stage](#page-21-0) section for more details.

<sup>2</sup> Slew rate of ≥0.5 ns/V is recommended, se[e Reference Input Stage](#page-21-0) section for more details. Frequency is guaranteed across process voltage and temperature from −40°C to +85°C.

<sup>3</sup> This maximum PD frequency can only be achieved if the minimum N value is respected. For example, in the case of fractional mode, the maximum PD frequency = f<sub>VCO</sub>/20 or 100 MHz, whichever is less.<br><sup>4</sup> For detailed current consumption information, refer to Figure 33 and Figure 36.

 $5$  G[a](#page-12-0)in setting = 6 (VCO\_REG 0x07[3:0] = 6d) in high performance mode (VCO\_REG 0x03[1:0] = 3d).

#### <span id="page-4-0"></span>**TIMING SPECIFICATIONS**

#### <span id="page-4-3"></span>*SPI Write Timing Characteristics*

 $AVDD = DVD = 3 V, AGND = DGND = 0 V.$ 

#### <span id="page-4-2"></span>**Table 2. SPI Write Timing Characteristics, Se[e Figure 47](#page-29-0)**



#### **Table 3. SPI Read Timing Characteristics, See [Figure 48](#page-31-0)**



# <span id="page-5-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 4. Absolute Maximum Ratings**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### <span id="page-5-1"></span>**RECOMMENDED OPERATING CONDITIONS**

#### **Table 5. Recommended Operating Conditions**



<sup>1</sup> Layout design guidelines set out i[n Qualification Test Report a](http://www.hittite.com/content/documents/qualification_test_reports/QTR_05006.pdf)re strongly recommended.

#### <span id="page-5-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-6-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



**Table 6. Pin Function Descriptions**



# <span id="page-7-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



*Figure 3. Typical Closed-Loop Integer Phase Noise, 50 MHz PD Frequency, Output Gain = 6 (VCO\_REG 0x07[3:0] = 6d), High Performance Mode (VCO\_REG 0x03[1:0] = 3d), Phase Noise Integrated from 1 kHz to 100MHz, Se[e Table 12](#page-33-3)*



*Figure 4. Open-Loop VCO Phase Noise at 1800 MHz*



*Figure 5. Free Running VCO Phase Noise at 3000 MHz*



*Figure 6. Typical Closed-Loop Fractional Phase Noise, 50 MHz PD Frequency, Output Gain = 6 (VCO\_REG 0x07[3:0] = 6d), High Performance Mode (VCO\_REG 0x03[1:0] = 3d), Phase Noise Integrated from 1 kHz to 100MHz, Se[e Table 12](#page-33-3)*



*Figure 7. Closed-Loop Phase Noise at 1800 MHz, Divided by 1 to 62, PD Frequency, Loop Filter Bandwidth = 75 kHz (Type 2 fro[m Table 12\)](#page-33-3), High Performance Mode (VCO\_REG 0x03[1:0] = 3d), Subset of Available Output Divide Ratios is Shown; Full Range of Output Divide Values Includes 1, 2, 4, 6, 8, … 58, 60, 62*



*Figure 8. Closed-Loop Phase Noise at 3000 MHz, Divided by 1 to 62, PD Frequency, Loop Filter Bandwidth = 75 kHz (Type 2 fro[m Table 12\)](#page-33-3), High Performance Mode (VCO\_REG 0x03[1:0] = 3d), Subset of Available Output Divide Ratios is Shown; Full Range of Output Divide Values Includes 1, 2, 4, 6, 8, … 58, 60, 62*



*Figure 9. Fractional Spurious Performance at 904 MHz, Exact Frequency Mode On, 122.88 MHz XTAL, PFD = 61.44 MHz, Channel Spacing = 200 kHz, Loop Filter Type 2 (Se[e Table 12\)](#page-33-3)* 



<span id="page-8-0"></span>*Figure 10. Fractional Spurious Performance at 2118.24 MHz, Exact Frequency Mode On, 122.88 MHz XTAL, PFD = 61.44 MHz, Channel Spacing = 240 kHz, Loop Filter Type 2 (Se[e Table 12\)](#page-33-3)* 



<span id="page-8-1"></span>*Figure 11. Fractional Spurious Performance at 2646.96 MHz, Exact Frequency Mode On, 122.88 MHz XTAL, PFD = 61.44 MHz, Channel Spacing = 240 kHz, Loop Filter Type 2 (Se[e Table 12\)](#page-33-3)* 



*Figure 12. Fractional Spurious Performance at 1804 MHz, Exact Frequency Mode On, 122.88 MHz XTAL, PFD = 61.44 MHz, Channel Spacing = 200 kHz, Loop Filter Type 2 (Se[e Table 12\)](#page-33-3)* 



*Figure 13. Fractional Spurious Performance at 2118.24 MHz, Identical Configuration t[o Figure 10](#page-8-0) with Exact Frequency Mode Off*



*Figure 14. Fractional Spurious Performance at 2646.96 MHz, Identical Configuration t[o Figure 11](#page-8-1) with Exact Frequency Mode Off*



*Figure 15. Low Frequency Performance, 100 MHz XTAL, PD Frequency = 50 MHz, Loop Filter Type 3 (Se[e Table 12\)](#page-33-3), Integer Mode, 50 MHz Low-Pass Filter at the Output o[f HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) for the 25 MHz Curve Only, Charge Pump Set to Maximum Value*



<span id="page-9-1"></span>*Figure 16. Typical Spurious Emissions at 2000.1 MHz, Tunable Reference, Loop Filter Type 2 (se[e Table 12](#page-33-3) and th[e Loop Filter and Frequency Changes](#page-33-2) Section)*



*Figure 17. Open-Loop Phase Noise*



<span id="page-9-0"></span>*Figure 18. Typical Spurious Emissions at 2000.1 MHz, 50 MHz Fixed Reference, 50 MHz PD Frequency, Integer Boundary Spur Inside the Loop Filter Bandwidth (See th[e Loop Filter and Frequency Changes](#page-33-2) Section)*



<span id="page-9-2"></span>*Figure 19. Typical Spurious vs. Offset from 2 GHz, Fixed 50 MHz Reference vs. Tunable 47.5 MHz Reference (See th[e Loop Filter and Frequency Changes](#page-33-2) Section)*



*Figure 20. Open-Loop Phase Noise vs. Frequency at Various Temperatures*



*Figure 21. Single Sideband Integrated Phase Noise, High Performance Mode, Loop Filter Type 2 (Se[e Table 12\)](#page-33-3)*



<span id="page-10-3"></span>*Figure 22. Typical Single-Ended Output Power vs. Frequency (Mid Gain Setting 6)*



*Figure 23. Typical RF Output Power at 2 GHz (Single-Ended) vs. Temperature*



<span id="page-10-1"></span>

<span id="page-10-0"></span>*Figure 25. Typical Output Power vs. Frequency and Gain (Single-Ended)*

<span id="page-10-2"></span>



<span id="page-11-1"></span>*Figure 27. Frequency Settling After Frequency Change, Autocalibration Enabled, Loop Filter BW = 127 kHz (Type 1, Se[e Table 12\)](#page-33-3)* 



<span id="page-11-4"></span>*Figure 28. Frequency Settling After Frequency Change, Manual Calibration, Loop Filter BW = 127 kHz (Type 1 i[n Table 12\)](#page-33-3)*

<span id="page-11-0"></span>



<span id="page-11-2"></span>*Figure 30. Phase Settling After Frequency Change, Autocalibration Enabled, Loop Filter BW = 127 kHz (Type 1, Se[e Table 12\)](#page-33-3)* 



<span id="page-11-5"></span>



<span id="page-11-3"></span>*Figure 32. Typical Tuning Voltage After Calibration (See th[e Loop Filter and](#page-33-2)  [Frequency Changes](#page-33-2) Section)*

#### **240**  $f_0/62$ **OUTPUT GAIN 0dB OUTPUT GAIN 6dB**  $f_{O}/4$ **230**  $f_0/2$ م<br>آگ **CURRENT CONSUMPTION (mA) 220** CURRENT CONSUMPTION  $f_{\rm O}$ **HIGH PERFORMANCE MODE (VCO\_REG0x03[1:0] = 3d) 210 200 190 LOW CURRENT CONSUMPTION MODE (VCO\_REG0x03[1:0] = 1d) 180 170 160** 83 12827-033 **0 500 1000 1500 2000 2500 3000 OUTPUT FREQUENCY (MHz)**

<span id="page-12-0"></span>*Figure 33. Current Consumption in Single-Ended Output Configuration, Output Gain Configured in VCO\_REG 0x07[3:0], Differential or Single-Ended Mode Programmed in VCO\_REG 0x03[3:2]*



*Figure 34. Reference Input Sensitivity, Square Wave, Measured from a 50 Ω Source with a 100 Ω External Resistor Termination*



<span id="page-12-2"></span>*Figure 35. Mute Mode Isolation, Measured at Output* 



<span id="page-12-1"></span>*Figure 36. Current Consumption in Differential Output Configuration, Output Gain Configured in VCO\_REG 0x07[3:0], Differential or Single-Ended Mode Programmed in VCO\_REG 0x03[3:2]*



*Figure 37. Reference Input Sensitivity, Sinusoidal Wave, Measured from a 50 Ω Source with a 100 Ω External Resistor Termination*

<span id="page-13-0"></span>

*Figure 38. PLL and VCO Subsystems*

<span id="page-13-4"></span>The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) PLL with integrated VCO is comprised of two subsystems; PLL subsystem and VCO subsystem, as shown in [Figure 38.](#page-13-4)

### <span id="page-13-1"></span>**PLL SUBSYSTEM OVERVIEW**

The PLL subsystem divides down the VCO output to the desired comparison frequency via the N-divider (integer value set in Register 0x03, fractional value set in Register 0x04), compares the divided VCO signal to the divided reference signal (reference divider set in Register 0x02) in the phase detector (PD), and drives the VCO tuning voltage via the charge pump (CP) (configured in Register 0x09) to the VCO subsystem. Some of the additional PLL subsystem functions include

- Delta-sigma configuration (Register 0x06).
- Exact frequency mode (configured in Register 0x0C, Register 0x03, and Register 0x04).
- Lock detect (LD) configuration (use Register 0x07 to configure LD and Register 0x0F to configure the LD\_SDO output pin).
- External CEN pin used for the hardware PLL enable pin. CEN pin does not affect the VCO subsystem.

Typically, only writes to the divider registers (integer part uses Register 0x03, fractional part uses Register 0x04) of the PLL subsystem are required fo[r HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) output frequency changes.

Divider registers of the PLL subsystem (Register 0x03 and Register 0x04), set the fundamental frequency (1500 MHz to 3000 MHz) of the VCO subsystem. Output frequencies ranging from 25 MHz to 1500 MHz are generated by tuning to the appropriate fundamental VCO frequency (1500 MHz to 3000 MHz) by programming the N divider (Register 0x03 and Register 0x04) and programming the output divider (divide by 1/2/4/6 … /60/62, in VCO\_REG 0x02) in the VCO subsystem.

For detailed frequency tuning information and example, see the [Frequency Tuning](#page-23-0) section.

### <span id="page-13-2"></span>**VCO SUBSYSTEM OVERVIEW**

The VCO subsystem consists of a capacitor switched step tuned VCO and an output stage. In typical operation, the VCO subsystem is programmed with the appropriate capacitor switch setting that is executed automatically by the PLL subsystem autocalibration state machine when autocalibration is enabled (Register  $0x0A[11] = 0$ , see the [VCO Calibration](#page-15-1) section for more information). The VCO tunes to the fundamental frequency (1500 MHz to 3000 MHz), and is locked by the CP output from the PLL subsystem. The VCO subsystem controls the output stage of th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) enabling configuration of

- User defined performance settings (see the Programmable [Performance Technology](#page-33-1) section) that are configured via VCO\_REG 0x03[1:0].
- VCO output divider settings that are configured in the VCO\_REG 0x02 (divide by  $2/4/6$  ... 60/62 to generate frequencies from 25 MHz to 1500 MHz, or divide by 1 to generate fundamental frequencies between 1500 MHz and 3000 MHz).
- Output gain settings (VCO\_REG 0x07[3:0]).
- Output return loss setting (VCO\_REG 0x03[5]). See [Figure](#page-10-2) 26 for more information.
- Single-ended or differential output operation (VCO\_REG 0x03[3:2]).
- Mute (VCO\_REG 0x03[8:7]).

#### <span id="page-13-3"></span>**SPI (SERIAL PORT INTERFACE) CONFIGURATION OF PLL AND VCO SUBSYSTEMS**

The two subsystems (PLL subsystem and VCO subsystem) have their own register maps as shown in the [PLL Register Map](#page-35-0) and [VCO Subsystem Register Map](#page-42-0) sections. Typically, writes to both register maps are required for initialization and frequency tuning operations.

As shown in [Figure 38,](#page-13-4) the PLL subsystem is connected directly to the SPI of the [HMC832,](http://www.analog.com/HMC832?doc=HMC832.pdf) whereas the VCO subsystem is connected indirectly through the PLL subsystem to the

[HMC832 S](http://www.analog.com/HMC832?doc=HMC832.pdf)PI. As a result, writes to the [PLL Register Map a](#page-35-0)re written directly and immediately, whereas the writes to the [VCO Subsystem Register Map a](#page-42-0)re written to the PLL subsystem Register 0x05 and forwarded via the internal VCO SPI (VSPI) to the VCO subsystem. This is a form of indirect addressing.

Note that VCO subsystem registers are write only and cannot be read. More information is available in th[e VCO Serial Port](#page-14-0)  [Interface \(VSPI\) s](#page-14-0)ection.

#### <span id="page-14-0"></span>**VCO Serial Port Interface (VSPI)**

The [HMC832 c](http://www.analog.com/HMC832?doc=HMC832.pdf)ommunicates with the internal VCO subsystem via an internal 16-bit VCO SPI. The internal serial port controls the step tuned VCO and other VCO subsystem functions.

Note that the internal VCO subsystem SPI (VSPI) runs at the rate of the autocalibration FSM clock, tFSM, (see the VCO [Autocalibration s](#page-15-2)ection) where the FSM clock frequency cannot be greater than 50 MHz. The VSPI clock rate is set by Register 0x0A[14:13].

Writes to the control registers of the VCO are handled indirectly via writes to Register 0x05 of th[e HMC832.](http://www.analog.com/HMC832?doc=HMC832.pdf) A write t[o HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) Register 0x05 causes the internal PLL subsystem to forward the packet, MSB first, across its internal serial link to the VCO subsystem, where it is interpreted.

#### **VSPI Use of Register 0x05**

The packet data written into Register 0x05 is subparsed by logic at the VCO subsystem into the following three fields:

Field 1—Bits[2:0]: 3-bit VCO\_ID, target subsystem address = 000b.

Field 2—Bits[6:3]: 4-bit VCO\_REGADDR, the internal register address inside the VCO subsystem.

Field 3—Bits[15:7]: 9-bit VCO\_DATA, data field to write to the VCO register.

For example, to write 0\_1111\_1110 into Register 2 of the VCO subsystem (VCO\_ID = 000b), and set the VCO output divider to divide by 62, the following needs to be written to Register  $0x05 = 0$  1111 1110b, 0010b, 000b or equivalently, Register  $0x05 = 7F10$ .

During autocalibration, the autocalibration controller writes into the VCO register address specified by the VCO\_ID and VCO\_REGADDR, as stored in Register 0x05[2:0] and Register 0x05[6:3], respectively. Autocalibration requires that these values be zero (Register  $0x05[6:0] = 0$ ); otherwise, when they are not zero (Register  $0x05[6:0] \neq 0$ ), autocalibration does not function.

To ensure that the autocalibration functions, it is critical to write Register 0x05[6:0] = 0 after the last VCO subsystem write prior to an output frequency change triggered by a write to either Register 0x03 or Register 0x04.

However, it is impossible to write only Register  $0x05[6:0] = 0$ (VCO\_REGADDR) without writing Register 0x05[15:7] (VCO\_DATA). Therefore, to ensure that the VCO\_DATA (Register 0x05[15:7]) in VCO\_REGADDR 0x00 is not changed, it is required to read the switch settings provided in Register  $0x10[7:0]$ , and then rewrite them to Register  $0x05[15:7]$ , as shown in the following example:

- 1. Read Register 0x10
- 2. Write to Register 0x05 the following:
	- a. Register  $0x05[15:14]$  = Register  $0x10[7:6]$
	- b. Register  $0x05[13] = 1$ , reserved bit
	- c. Register  $0x05[12:8]$  = Register  $0x10[4:0]$
	- d. Register  $0x05[7:0] = 0$

Changing the VCO subsystem configuration [\(VCO Subsystem](#page-42-0)  [Register Map](#page-42-0) section) without following this procedure results in a failure to lock to the desired frequency.

For applications not using the read functionality of the [HMC832 S](http://www.analog.com/HMC832?doc=HMC832.pdf)PI, in which Register 0x10 cannot be read, it is possible to write Register  $0x05 = 0x0$  to set Register  $0x05[6:0] =$ 0, which also sets the VCO subband setting equal to zero (Register  $0x05[15:7] = 0$ ), effectively programming incorrect VCO subband settings and causing the [HMC832 t](http://www.analog.com/HMC832?doc=HMC832.pdf)o lose lock. This procedure is then immediately followed by a write to:

- Register 0x03, if in integer mode.
- Register 0x04, if in fractional mode.

This write effectively retriggers the autocalibration state machine, forcing th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) to relock whether in integer or fractional mode.

This procedure causes th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) to lose lock and relock after every VCO subsystem change. Typical output frequency and lock time is shown i[n Figure 27 a](#page-11-1)nd [Figure 30,](#page-11-2) and is typically in the order of 100 μs for a phase settling of 10°, and is also dependent on loop filter design (loop filter bandwidth and loop filter phase margin).

#### <span id="page-15-0"></span>**VCO SUBSYSTEM**



*Figure 39. PLL and VCO Subsystems*

<span id="page-15-3"></span>The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) contains a VCO subsystem that can be configured to operate in:

- Fundamental frequency (fo) mode (1500 MHz to 3000 MHz).
- Divide by N mode, where  $N = 2, 4, 6, 8 ... 58, 60, 62$ (25 MHz to 1500 MHz).

All modes are VCO register programmable, as shown in [Figure](#page-15-3) 39. One loop filter design can be used for the entire frequency of operation of th[e HMC832.](http://www.analog.com/HMC832?doc=HMC832.pdf)

#### <span id="page-15-1"></span>*VCO Calibration*

#### <span id="page-15-2"></span>**VCO Autocalibration**

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) uses a step tuned type VCO. A simplified step tuned VCO is shown i[n Figure 41.](#page-16-0) A step tuned VCO is a VCO with a digitally selectable capacitor bank allowing the nominal center frequency of the VCO to be adjusted or stepped by switching in and out of the VCO tank capacitors. Note that more than one capacitor can be switched in at a time.

A step tuned VCO allows the user to center the VCO on the required output frequency while keeping the varactor tuning voltage optimized near the mid voltage tuning point of the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) charge pump. This enables the PLL charge pump to tune the VCO over the full range of operation with both a low tuning voltage and a low tuning sensitivity  $(k_{VCO})$ .

The VCO switches are normally controlled automatically by the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) using the autocalibration feature. The autocalibration

feature is implemented in the internal state machine. It manages the selection of the VCO subband (capacitor selection) when a new frequency is programmed. The VCO switches may also be controlled directly via Register 0x05 for testing or for other special purpose operations. Other control bits specific to the VCO are also sent via Register 0x05.

To use a step tuned VCO in a closed loop, the VCO must be calibrated such that th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) knows which switch position on the VCO is optimum for the desired output frequency. The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) supports autocalibration of the step tuned VCO. The autocalibration fixes the VCO tuning voltage at the optimum midpoint of the charge pump output, then measures the free running VCO frequency while searching for the setting which results in the free running output frequency that is closest to the desired phase-locked frequency. This procedure results in a phase-locked oscillator that locks over a narrow voltage range on the varactor. A typical tuning curve for a step tuned VCO is shown in [Figure 40.](#page-16-1) Note that the tuning voltage stays in a narrow range over a wide range of output frequencies.



*Figure 40. Typical VCO Tuning Voltage After Calibration*

<span id="page-16-1"></span>The calibration is normally run automatically, once for every change of frequency. This ensures optimum selection of VCO switch settings vs. time and temperature. The user does not normally need to be concerned about which switch setting is used for a given frequency because this is handled by the autocalibration routine.

The accuracy required in the calibration affects the amount of time required to tune the VCO. The calibration routine searches for the best step setting that locks the VCO at the current programmed frequency and ensures that the VCO stays locked and performs well over its full temperature range without additional calibration, regardless of the temperature at which the VCO was calibrated.

Autocalibration can also be disabled, thereby allowing manual VCO tuning. Refer to the [Manual VCO Calibration for Fast](#page-18-0)  [Frequency Hopping](#page-18-0) section for a description of manual tuning.

<span id="page-16-0"></span>

*Figure 41. Simplified Step Tuned VCO*

#### <span id="page-17-2"></span>**Autocalibration Using Register 0x05**

Autocalibration transfers switch control data to the VCO subsystem via Register 0x05. The address of the VCO subsystem in Register 0x05 is not altered by the autocalibration routine. The address and ID of the VCO subsystem in Register 0x05 must be set to the correct value before autocalibration is executed. For more information see the [VCO Serial Port](#page-14-0)  [Interface \(VSPI\)](#page-14-0) section.

#### **Automatic Relock on Lock Detect Failure**

It is possible by setting Register 0x07[13] to have the VCO subsystem automatically rerun the calibration routine and relock itself if lock detect indicates an unlocked condition for any reason. With this option the system attempts to relock only once.

#### **VCO Autocalibration on Frequency Change**

Assuming Register  $0x0A[11] = 0$ , the VCO calibration starts automatically whenever a frequency change is requested. If it is desired to rerun the autocalibration routine for any reason at the same frequency, rewrite the frequency change with the same value and the autocalibration routine executes again without changing the final frequency.

#### **VCO Autocalibration Time and Accuracy**

The VCO frequency is counted for  $t_{\text{MMT}}$ , the period of a single autocalibration measurement cycle.

$$
t_{MMT} = t_{XTAL} \times R \times 2^n \tag{1}
$$

where:

*n* is set by Register 0x0A[2:0] and results in measurement periods which are multiples of the PD period, txTALR. *R* is the reference path division ratio currently in use, Register 0x02.

*tXTAL* is the period of the external reference (crystal) oscillator.

The VCO autocalibration counter, on average, expects to register N counts, rounded down (floor) to the nearest integer, for every PD cycle.

N is the ratio of the target VCO frequency,  $f_{VCO}$ , to the frequency of the PD,  $f_{PD}$ , where N can be any rational number supported by the N divider.

N is set by the integer ( $N_{INT}$  = Register 0x03) and fractional ( $N_{\text{FRAC}}$  = Register 0x04) register contents by Equation 2.

$$
N = N_{INT} + N_{FRAC}/2^{24}
$$
 (2)

The autocalibration state machine and the data transfers to the internal VCO subsystem SPI (VSPI) run at the rate of the FSM clock, t<sub>FSM</sub>, where the FSM clock frequency cannot be greater than 50 MHz.

$$
t_{FSM} = t_{XTAL} \times 2^m \tag{3}
$$

where *m* is 0, 2, 4, or 5 as determined by Register 0x0A[14:13].

The expected number of VCO counts, V, is given by

$$
V = floor (N \times 2^n) \tag{4}
$$

The nominal VCO frequency measured, f<sub>VCOM</sub>, is given by

$$
f_{VCOM} = V \times f_{XTAL}/(2^n \times R)
$$
 (5)

where the worst case measurement error, fERR, is

$$
f_{ERR} \approx \pm f_{PD}/2^{n+1} \tag{6}
$$

A 5-bit step tuned VCO, for example, nominally requires five measurements for calibration or in the worst case, six measurements, and hence, seven VSPI data transfers of 20 clock cycles each. The measurement has a programmable number of wait states, k, of 128 FSM cycles defined by Register 0x0A[7:6] = k. Total calibration time, worst case, is given by

$$
t_{CAL} = k128 \ t_{FSM} + 6t_{PD} \ 2^n + 7 \times 20 \ t_{FSM} \tag{7}
$$

or equivalently

$$
t_{CAL} = t_{XTAL} (6R \times 2^n + (140 + (k \times 128)) \times 2^m)
$$
 (8)

For guaranteed hold of lock, across temperature extremes, the resolution should be better than  $1/8<sup>th</sup>$  the frequency step caused by a VCO subband switch change. Better resolution settings show no improvement.





<span id="page-17-1"></span><span id="page-17-0"></span>Table 7. Autocalibration Example with  $f_{\text{XTAL}} = 50 \text{ MHz}, R = 1, m = 0$ 





#### **VCO Autocalibration Example**

The VCO subsystem must satisfy the maximum f<sub>PD</sub> limited by the two following conditions:

*N* ≥ 16 (*fINT*), *N* ≥ 20.0 (*fFRAC*)

where  $N = f_{VCO}/f_{PD}$ .

 $f_{PD} \leq 100 \text{ MHz}$ 

For example, if the VCO subsystem output frequency is to operate at 2.01 GHz and the crystal frequency is  $f_{\text{XTAL}} = 50 \text{ MHz}$ ,  $R = 1$ , and  $m = 0$  (se[e Figure 42\)](#page-17-0), then  $t_{FSM} = 20$  ns (50 MHz).

Note that when using autocalibration, the maximum autocalibration finite state machine (FSM) clock cannot exceed 50 MHz (see Register 0x0A[14:13]). The FSM clock does not affect the accuracy of the measurement, it only affects the time to produce the result. This same clock is used to clock the 16-bit VCO serial port.

If time to change frequencies is not a concern, then the calibration time for maximum accuracy can be set, and therefore, the measurement resolution is of no concern.

Using an input crystal of 50 MHz ( $R = 1$  and  $f_{PD} = 50$  MHz) the times and accuracies for calibration using [Equation](#page-17-2) 6 and [Equation](#page-17-2) 8 are listed i[n Table 7,](#page-17-1) where minimal tuning time is 1/8<sup>th</sup> of the VCO band spacing.

Across all VCOs, a measurement resolution better than 800 kHz produces correct results. Setting  $m = 0$  and  $n = 5$ , provides 781 kHz of resolution and adds 8.6 μs of autocalibration time to a normal frequency hop. After the autocalibration sets the final switch value, 8.64 μs after the frequency change command, the fractional register is loaded, and the loop locks with a normal transient predicted by the loop dynamics. Therefore, as shown in this example, autocalibration typically adds about 8.6 μs to the normal time to achieve frequency lock. Use autocalibration for all but the most extreme frequency hopping requirements.

#### <span id="page-18-0"></span>**Manual VCO Calibration for Fast Frequency Hopping**

When switching frequencies quickly is needed, it is possible to eliminate the autocalibration time by calibrating the VCO in advance and storing the switch number vs. frequency information in the host. This is accomplished by initially locking the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) on each desired frequency using autocalibration, then reading and storing the selected VCO switch settings. The VCO switch settings are available in Register 0x10[7:0] after every autocalibration operation. The host must then program the VCO switch settings directly when changing frequencies.

Manual writes to the VCO switches are executed immediately as are writes to the integer and fractional registers when autocalibration is disabled. Therefore, frequency changes with manual control and autocalibration disabled requires a minimum of two serial port transfers to the PLL, once to set the VCO switches and once to set the PLL frequency.

When autocalibration is disabled, Register  $0x0A[11] = 1$ , the VCO updates its registers immediately with the value written via Register 0x05. The VCO internal transfer requires 16 VSCK clock cycles after the completion of a write to Register 0x05. VSCK and the autocalibration controller clock are equal to the input reference divided by 0, 4, 16, or 32 as controlled by Register 0x0A[14:13].

#### *Registers Required for Frequency Changes in Fractional Mode*

In fractional mode (Register  $0x06[11] = 1$ ), a large change of frequency may require main serial port writes to one of the three following registers

- The integer register, INTG, Register 0x03. This is required only if the integer part changes.
- The VCO SPI register, Register 0x05. This is required only for manual control of VCO if Register  $0x0A[11] = 1$ , autocalibration is disabled, or to change the VCO output divider value (VCO\_REG 0x02), see [Figure](#page-15-3) 39 for more information.
- The fractional register, Register 0x04. The fractional register write triggers autocalibration when Register  $0x0A[11] = 0$ , and it is loaded into the modulator automatically after the autocalibration runs. If autocalibration is disabled, Register  $0x0A[11] = 1$ , the fractional frequency change is loaded immediately into the modulator when the register is written with no adjustment to the VCO.

Small steps in frequency in fractional mode, with autocalibration enabled (Register  $0x0A[11] = 0$ ), usually require only a single write to the fractional register. In a worst-case scenario, three main serial port transfers to the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) could be required to change frequencies in fractional mode. If the frequency step is small and the integer part of the frequency does not change, then the integer register is not changed. In all cases, in fractional mode, it is necessary to write to the fractional register, Register 0x04, for frequency changes.

#### *Registers Required for Frequency Changes in Integer Mode*

In integer mode (Register  $0x06[11] = 0$ ), a change of frequency requires main serial port writes to the following registers:

- VCO SPI register, Register 0x05. This is required for manual control only of the VCO when Register  $0x0A[11] =$ 1 (autocalibration disabled) or when the VCO output divider value must change (VCO\_REG 0x02).
- Integer register, Register 0x03. In integer mode, an integer register write triggers autocalibration when Register  $0x0A[11] = 0$  and it is loaded into the prescaler automatically after autocalibration runs. If autocalibration is disabled, Register  $0x0A[11] = 1$ , the integer frequency change is loaded into the prescaler immediately when written with no adjustment to the VCO. Normally, changes to the integer register cause large steps in the VCO frequency; therefore, the VCO switch settings must be adjusted. Autocalibration enabled is the recommended method for integer mode frequency changes. If autocalibration is disabled (Register  $0x0A[11] = 1$ ), a priori knowledge of the correct VCO switch setting and the corresponding adjustment to the VCO is required before executing the integer frequency change.

#### <span id="page-19-2"></span>*VCO Output Mute Function*

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) features an intelligent output mute function with the capability to disable the VCO output while maintaining fully functional PLL and VCO subsystems. The mute function is automatically controlled by th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) and provides a number of mute control options including

- Automatic mute. This option automatically mutes the outputs during VCO calibration during output frequency changes. This mode can be useful in eliminating any out of band emissions during frequency changes, and ensuring that the system emits only the desired frequencies. It is enabled by writing VCO\_REG  $0x03[8:7] = 1d$ .
- Always mute (VCO\_REG  $0x03[8:7] = 3d$ ). This mode is used for manual mute control.

Typical isolation when the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) is muted is always better than 50 dB, and is  $\sim$  40 dB better than disabling the individual outputs of th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) via VCO\_REG 0x03[3:2], as shown in [Figure 35.](#page-12-2)

Also note that the VCO subsystem registers are not directly accessible. They are written to the VCO subsystem via PLL Register 0x05. Se[e Figure](#page-15-3) 39 and the [VCO Serial Port Interface](#page-14-0)  [\(VSPI\)](#page-14-0) section for more information about the VCO subsystem SPI.

### *VCO Built-In Test (BIST) with Autocalibration*

The frequency limits of the VCO can be measured using the BIST features of the autocalibration machine by setting Register  $0x0A[10] = 1$ , which freezes the VCO switches in one position. VCO switches may then be written manually with the varactor biased at the nominal midrail voltage used for autocalibration. For example, to measure the VCO maximum frequency use Switch 0, written to the VCO subsystem via Register  $0x05 =$ 000000001 0000 VCO\_ID, where VCO\_ID = 000b.

When autocalibration is enabled (Register  $0x0A[11] = 0$ ), and a new frequency is written, autocalibration runs. The VCO frequency error relative to the command frequency is measured and the results are written to Register 0x11[19:0], where Register 0x11[19] is the sign bit. The result is written in terms of VCO count error (se[e Equation](#page-17-2) 4).

For example, if the expected VCO is 2 GHz, the reference is 50 MHz, and n is 6, expect to measure  $2000/(50/2^6) = 2560$ counts. If a difference of −5 counts is measured in Register 0x11, then it means 2555 counts were actually measured. Hence, the actual frequency of the VCO is 5/2560 low, or 1.99609375 GHz,  $±1$  count ~  $±781$  kHz.

### <span id="page-19-0"></span>**PLL SUBSYSTEM**

#### <span id="page-19-1"></span>*Charge Pump (CP) and Phase Detector (PD)*

The phase detector (PD) has two inputs, one from the reference path divider and one from the RF path divider. When in lock, these two inputs are at the same average frequency and are fixed at a constant average phase offset with respect to each other. The frequency of operation of the PD is f<sub>PD</sub>. Most formulae related to step size,  $\Delta$ - $\Sigma$  modulation, timers, and so forth are functions of the operating frequency of the PD,  $f_{\text{PD}}$ ,  $f_{\text{PD}}$  is also referred to as the comparison frequency of the PD.

The PD compares the phase of the RF path signal with that of the reference path signal and controls the charge pump output current as a linear function of the phase difference between the two signals. The output current varies linearly over a full  $\pm 2\pi$ radians (±360°) of input phase difference.

#### **Charge Pump**

A simplified diagram of the charge pump is shown i[n Figure 43.](#page-20-0) The CP consists of four programmable current sources, two controlling the CP gain (Up Gain Register 0x09[13:7], and Down Gain Register 0x09[6:0]) and two controlling the CP offset, where the magnitude of the offset is set by Register 0x09[20:14], and the direction is selected by Register  $0x09[21] = 1$  for up and Register  $0x09[22] = 1$  for down offset.

CP gain is used at all times, whereas CP offset is recommended for fractional mode of operation only. Typically, the CP up and down gain settings are set to the same value (Register  $0x09[13:7] =$ Register 0x09[6:0]).

#### **Charge Pump Gain**

Charge pump up and down gains are set by Register 0x09[6:0] and Register 0x09[13:7], respectively. The current gain of the pump in amps/radian is equal to the gain setting of this register (Register 0x09) divided by  $2\pi$ .

Typical CP gain setting is set to 2 mA to 2.5 mA; however, lower values can also be used. Note that values less than 1 mA may result in degraded phase noise performance.

For example, if both Register 0x09[13:7] and Register 0x09[6:0] are set to 50 decimal, the output current of each pump is 1 mA, and the phase frequency detector gain is  $k_P = 1$  mA/2 $\pi$  radians, or 159 μA/rad. See the [Charge Pump \(CP\) and Phase Detector](#page-19-1)  [\(PD\)](#page-19-1) section for more information.



<span id="page-20-0"></span>*Figure 43. Charge Pump Gain and Offset Control*

#### **Charge Pump Phase Offset**

In integer mode, the phase detector operates with zero offset. The divided reference signal and the divided VCO signal arrive at the phase detector inputs at the same time. Integer mode does not require any CP offset current. When operating in integer mode, disable CP offset in both directions (up and down) by writing Register  $0x09[22:21] = 00b$ , and set the CP offset magnitude to zero by writing Register  $0x09[20:14] = 0$ .

In fractional mode, CP linearity is of paramount importance. Any nonlinearity degrades phase noise and spurious performance. These nonlinearities are eliminated by operating the PD with an average phase offset, either positive or negative (either the reference or the VCO edge always arrives first at the PD, that is, leads).

A programmable CP offset current source is used to add dc current to the loop filter and to create the desired phase offset. Positive current causes the VCO to lead, negative current causes the reference to lead.

The CP offset is controlled via Register 0x09. The phase offset is scaled from 0° to 360°, where they arrive a full cycle late.

The specific level of charge pump offset current (Register 0x09, Bits[20:14]) is provided in Equation 9 and plotted in [Figure 44.](#page-21-1)

$$
Required CP \t{Offset} = \nmin \left[ (4.3 \times 10^{-9} \times f_{PP} \times I_{CP}), 0.25 \times I_{CP} \right] \n\tag{9}
$$

where:

*f<sub>PD</sub>* is the comparison frequency of the phase detector (Hz). *I<sub>CP</sub>* is the full-scale current setting (A) of the switching charge pump (set in Register 0x09[6:0] and Register 0x09[13:7]).



<span id="page-21-1"></span>*Figure 44. Recommended CP Offset Current vs. PD Frequency for Typical CP Gain Currents, Calculated Using Equation 9*

<span id="page-21-2"></span>Do not allow the required CP offset current to exceed 25% of the programmed CP current. It is recommended to enable the up offset and disable the down offset by writing Register 0x09,  $Bits[22:21] = 01b$ .

Operation with CP offset influences the required configuration of the lock detect function. See the description of the lock detect function in the [Lock Detect](#page-22-0) section.

#### **Phase Detector Functions**

Register 0x0B, the phase detector register, allows manual access to control special phase detector features.

Setting Register  $0x0B[5] = 0$  masks the PD up output, which prevents the charge pump from pumping up.

Setting Register  $0x0B[6] = 0$ , masks the PD down output, which prevents the charge pump from pumping down.

Clearing both Register 0x0B[5] and Register 0x0B[6] tristates the charge pump while leaving all other functions operating internally.

PD force up (Register  $0x0B[9] = 1$ ) and PD force down (Register  $0x0B[10] = 1$ ) allows the charge pump to be forced up or down, respectively. This forces the VCO to the ends of the tuning range, which is useful in testing the VCO.

#### <span id="page-21-0"></span>*Reference Input Stage*



*Figure 45. Reference Path Input Stage*

The reference buffer provides the path from an external reference source (generally crystal-based) to the R divider, and eventually to the phase detector. The buffer has two modes of operation controlled by Register 0x08[21]. High gain (Register  $0x08[21] = 0$ ) is recommended below 200 MHz, and high frequency (Register  $0x08[21] = 1$ ) for 200 MHz to 350 MHz operation. The buffer is internally dc biased with 100 Ω internal termination. For a 50  $\Omega$  match, add an external 100  $\Omega$  resistor to ground followed by an ac coupling capacitor (impedance less than 1  $Ω$ ).

At low frequencies, a relatively square reference is recommended to maintain a high input slew rate. At higher frequencies, use a square or sinusoid[.](#page-21-2) 

[Table](#page-21-2) 8 shows the recommended operating regions for different reference frequencies. If operating outside these regions, the device usually still operates, but with degraded reference path phase noise performance.

When operating at 50 MHz, the input referred phase noise of the PLL is between −148 dBc/Hz and −150 dBc/Hz at a 10 kHz offset, depending upon the mode of operation. To avoid degradation of the PLL noise contribution, the input reference signal should be 10 dB better than this floor. Note that such low levels are only necessary if the PLL is the dominant noise contributor and these levels are required for the system goals.

#### <span id="page-22-1"></span>**Table 8. Reference Sensitivity**



#### *Reference Path, R Divider*

The reference path, R divider is based on a 14-bit counter and can divide input signals by values from 1 to 16,383 and is controlled via Register 0x02.

#### *RF Path, N Divider*

The main RF path divider is capable of average divide ratios between  $2^{19}$  – 5 (524,283) and 20 in fractional mode, and  $2^{19}$  – 1 (524,287) to 16 in integer mode. The VCO frequency range divided by the minimum N divider value places practical restrictions on the maximum usable PD frequency. For example, a VCO operating at 1.5 GHz in fractional mode with a minimum N divider value of 20 has a maximum PD frequency of 75 MHz.

#### <span id="page-22-0"></span>*Lock Detect*

The lock detect (LD) function verifies that th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) is generating the desired frequency. It is enabled by writing Register  $0x07[3] = 1$ . The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) provides an LD indicator in one of two ways

- As an output available on the LD\_SDO pin of the [HMC832,](http://www.analog.com/HMC832?doc=HMC832.pdf) (configuration is required to use the LD\_SDO pin for LD purposes, for more information, see th[e Serial](#page-28-3)  [Port](#page-28-3) and [Configuring the LD\\_SDO Pin for LD Output](#page-23-1) sections).
- Or reading from Register  $0x12[1]$ , where Bit  $1 = 1$  indicates a locked condition and Bit 1 = 0 indicates an unlocked condition.

The LD circuit expects the divided VCO edge and the divided reference edge to appear at the PD within a user specified time period (window), repeatedly. Either signal may arrive first, only the difference in arrival times is significant. The arrival of the two edges within the designated window increments an internal counter. When the count reaches and exceeds a user specified value (Register 0x07[2:0]) the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) declares lock.

Failure in registering the two edges in any one window resets the counter and immediately declares an unlocked condition. Lock is deemed to be reestablished when the counter reaches the user specified value (Register 0x07[2:0]) again.

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) supports two lock detect modes:

- Analog LD, that only supports a fixed window size of 10 ns. Analog LD mode is selected by writing Register  $0x07[6] = 0$ .
- Digital LD, that supports a user configurable window size, programmed in Register 0x07[11:7]. Digital LD is selected by writing Register  $0x07[6] = 1$ .

#### **Lock Detect Configuration**

Optimal spectral performance in fractional mode requires CP current and CP offset current configuration discussed in detail in the [Charge Pump \(CP\) and Phase Detector \(PD\)](#page-19-1) section.

These settings in Register 0x09 impact the required LD window size in fractional mode of operation. To function, the required lock detect window size is provided by Equation 10 in fractional mode and Equation 11 in integer mode.

LD Window (sec) =  
\n
$$
\frac{\left(\frac{I_{CPOffset}(A)}{f_{PD}(Hz) \times I_{CP}(A)} + 2.66 \times 10^{-9}(\text{sec}) + \frac{1}{f_{PD}(Hz)}\right)}{2}
$$
\n(10)

LD Window (sec) = 
$$
\frac{1}{2 \times f_{PD}}
$$
 (11)

where:

*fPD* is the comparison frequency of the phase detector. *ICP Offset* is the charge pump offset current (Register 0x09[20:14]). *Icp* is the full-scale current setting of the switching charge pump (Register 0x09[6:0] or Register 0x09[13:7]).

If the result provided by Equation 10 is equal to 10 ns, analog LD can be used (Register  $0x07[6] = 0$ ); otherwise, digital LD is necessary (Register  $0x07[6] = 1$ ).

[Table 9](#page-23-2) lists the required Register 0x07 settings to appropriately program the digital LD window size. Fro[m Table 9,](#page-23-2) select the closest value in the digital LD window size columns to the ones calculated in Equation 10 and Equation 11, and program Register 0x07[11:10] and Register 0x07[9:7] accordingly.



#### <span id="page-23-2"></span>**Table 9. Typical Digital Lock Detect Window**

#### **Digital Window Configuration Example**

Assuming, fractional mode, with a 50 MHz PD and a

- Charge pump gain of 2 mA (Register  $0x09[13:7] = 0x64$ , Register  $0x09[6:0] = 0x64$ ,
- Up offset (Register  $0x09[22:21] = 01b$ )

 $=$  13.33 ns

• Offset current magnitude of +400 μA (Register 0x09[20:14]  $= 0x50$ 

Applying [Equation 10,](#page-22-1) the required LD window size is:

*LD Window* (sec) = 2  $\frac{0.4\times10^{-3}(A)}{50\times10^{6}(Hz)\times2\times10^{-3}(A)}$  + 2.66 × 10<sup>-9</sup> (sec) +  $\frac{1}{50\times10^{6}(Hz)}$  $\frac{1}{6}$ (H<sub>7</sub>) × 2 × 10<sup>-3</sup>(A)</sub> + 2.66 × 10<sup>-9</sup>(sec) +  $\frac{1}{50 \times 10^{6}}$  $\frac{0.4 \times 10^{-3} (A)}{\times 10^{6} (Hz) \times 2 \times 10^{-3} (A)} + 2.66 \times 10^{-9} (sec) + \frac{}{50 \times 10^{6} (Hz)}$  $\mathsf{I}$  $\mathsf{I}$  $\backslash$ ſ −

Locating th[e Table 9](#page-23-2) value that is closest to this result is, in this case,  $13.3 \approx 13.33$ . To set the digital LD window size, program Register  $0x07[11:10] = 10b$  and Register  $0x07[9:7] = 010b$ , according t[o Table 9.](#page-23-2)

There is always a good solution for the lock detect window for a given operating point. The user should understand, however, that one solution does not fit all operating points. As observed from [Equation 10 a](#page-22-1)nd [Equation 11,](#page-22-1) if the charge pump offset or PD frequency is changed significantly, then the lock detect window may need to be adjusted.

#### <span id="page-23-1"></span>**Configuring the LD\_SDO Pin for LD Output**

Setting Register  $0x0F[7] = 1$  and Register  $0x0F[4:0] = 1$  displays the lock detect flag on the LD\_SDO pin of the [HMC832.](http://www.analog.com/HMC832?doc=HMC832.pdf) When locked, LD\_SDO is high. As the name suggests, LD\_SDO pin is multiplexed between the LD and the serial data output (SDO) signals. Therefore, LD is available on the LD\_SDO pin at all times except when a serial port read is requested, in which case the pin reverts temporarily to the serial data output pin, and returns to the lock detect flag after the read is completed.

LD can be made available on LD\_SDO pin at all times by writing Register  $0x0F[6] = 1$ . In that case, the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) does not provide any readback functionality because the SDO signal is not available.

#### *Cycle Slip Prevention (CSP)*

When changing VCO frequency and the VCO is not yet locked to the reference, the instantaneous frequencies of the two PD

inputs are different, and the phase difference of the two inputs at the PD varies rapidly over a range much greater than  $\pm 2\pi$ radians. Because the gain of the PD varies linearly with phase up to  $\pm 2\pi$ , the gain of a conventional PD cycles from high gain, when the phase difference approaches a multiple of  $2π$ , to low gain, when the phase difference is slightly larger than a multiple of 0 radians. The output current from the charge pump cycles from maximum to minimum, even though the VCO has not yet reached its final frequency.

The charge on the loop filter small capacitor may actually discharge slightly during the low gain portion of the cycle. This can make the VCO frequency reverse temporarily during locking. This phenomenon is known as cycle slipping. Cycle slipping causes the pull-in rate during the locking phase to vary cyclically. Cycle slipping increases the time to lock to a value greater than that predicted by normal small signal Laplace transform analysis.

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) PD features an ability to reduce cycle slipping during acquisition. The cycle slip prevention (CSP) feature increases the PD gain during large phase errors. The specific phase error that triggers the momentary increase in PD gain is set via Register 0x0B[8:7].

#### <span id="page-23-0"></span>*Frequency Tuning*

 $\vert$  $\overline{\phantom{a}}$ J  $\backslash$ 

> The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) VCO subsystem always operates in fundamental frequency of operation (1500 MHz to 3000 MHz). Th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) generates frequencies below its fundamental frequency (25 MHz to 1500 MHz) by tuning to the appropriate fundamental frequency and selecting the appropriate output divider setting (divide by 2/4/6/ … 60/62) in VCO\_REG 0x02[5:0].

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) automatically controls frequency tuning in the fundamental band of operation, for more information see the [VCO Autocalibration](#page-15-2) section.

To tune to frequencies below the fundamental frequency range (<1500 MHz) it is required to tune th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) to the appropriate fundamental frequency, then select the appropriate output divider setting (divide by 2/4/6/ … 60/62) in VCO\_REG 0x02[5:0].

#### <span id="page-23-3"></span>**Integer Mode**

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) is capable of operating in integer mode. For integer mode, set the following registers:

- Disable the fractional modulator, Register  $0x06[11] = 0$
- Bypass the modulator circuit, Register  $0x06[7] = 1$

In integer mode, the VCO step size is fixed to that of the PD frequency. Integer mode typically has a 3 dB lower phase noise than fractional mode for a given PD operating frequency. Integer mode, however, often requires a lower PD frequency to meet step size requirements. The fractional mode advantage is that higher PD frequencies can be used; therefore, lower phase noise can often be realized in fractional mode. Disable charge pump offset when in integer mode.

#### <span id="page-24-1"></span>**Integer Frequency Tuning**

In integer mode the digital  $\Delta$ - $\Sigma$  modulator is shut off and the N divider (Register 0x03) may be programmed to any integer value in the range of 16 to  $2^{19} - 1$ . To run in integer mode, configure Register 0x06 (as described in the [Integer Mode](#page-23-3) section), then program the integer portion of the frequency as explained by Equation 12, ignoring the fractional part.

- 1. Disable the fractional modulator, Register  $0x06[11] = 0$
- 2. Bypass the  $\Delta$ - $\Sigma$  modulator Register 0x06[7] = 1
- 3. To tune to frequencies (<1500 MHz), select the appropriate output divider value VCO\_REG 0x02[5:0].

Writing to VCO subsystem registers (VCO\_REG 0x02[5:0] and VCO\_REG 0x03[0] in this case) is accomplished indirectly through PLL Register 5 (Register 0x05). More information on communicating with the VCO subsystem through PLL Register 0x05 is available in the [VCO Serial Port Interface \(VSPI\)](#page-14-0) section.

#### **Fractional Mode**

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) is placed in fractional mode by setting the following registers:

- Enable the fractional modulator, Register  $0x06[11] = 1$ .
- Connect the  $\Delta$ - $\Sigma$  modulator in circuit, Register 0x06[7] = 0.

#### <span id="page-24-0"></span>**Fractional Frequency Tuning**

This is a generic example, with the goal of explaining how to program the output frequency. Actual variables are dependant upon the reference in use.

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) in fractional mode can achieve frequencies at fractional multiples of the reference. The frequency of the [HMC832,](http://www.analog.com/HMC832?doc=HMC832.pdf) f<sub>vco</sub>, is given by

$$
f_{VCO} = \frac{f_{XTAL}}{R} (N_{INT} + N_{FRAC}) = f_{INT} + f_{FRAC}
$$
 (12)

$$
f_{\text{OUT}} = f_{\text{VCO}}/k \tag{13}
$$

where:

*f*<sub>OUT</sub> is the output frequency after any potential dividers. *k* is 1 for fundamental, or  $k = 2, 4, 6, \ldots$  58, 60, 62 depending on the selected output divider value (Register 0x05[5:0] indirectly to VCO\_REG 0x02[5:0]).

*NINT* is the integer division ratio, Register 0x03, an integer number between 20 and 524,284.

*NFRAC* is the fractional part, from 0.0 to 0.99999..., *NFRAC* = Register 0x04/224.

*R* is the reference path division ratio, Register 0x02. *fXTAL* is the frequency of the reference oscillator input.

*fPD* is the PD operating frequency,  $f_{XTAL}/R$ .

For example:

```
f_{\text{OUT}} = 1402.5 \text{ MHz}
```

```
k = 2f_{vco} = 2,805 \text{ MHz}
```
 $f_{\text{XTAL}} = 50 \text{ MHz}$ 

 $R = 1$ 

 $f_{PD} = 50 \text{ MHz}$ 

 $N<sub>INT</sub> = 56$ 

 $N_{\text{FRAC}} = 0.1$ 

Register  $0x04 = round(0.1 \times 2^{24}) = round(1,677,721.6) =$ 1,677,722.

$$
f_{\rm VCO} \frac{50 \times 10^6}{1} \left( 56 + \frac{1677722}{2^{24}} \right) = 2805 \text{ MHz} + 1.192 \text{ Hz error}
$$
\n(14)

$$
f_{OUT} = \frac{f_{VCO}}{2} = 1402.5 \text{ MHz} + 0.596 \text{ Hz error}
$$
 (15)

In this example, the output frequency of 1402.5 MHz is achieved by programming the 19-bit binary value of  $56d = 0x38$  into the INTG\_REG bit in Register 0x03, and the 24-bit binary value of 1677722d = 0x19999A into the FRAC bit in Register 0x04. The 0.596 Hz quantization error can be eliminated using the exact frequency mode, if required. In this example, the output fundamental is divided by 2. Specific control of the output divider is required. See the [VCO Subsystem Register Map](#page-42-0) section and description for details.

#### **Exact Frequency Tuning**

Due to quantization effects, the absolute frequency precision of a fractional PLL is normally limited by the number of bits in the fractional modulator. For example, a 24-bit fractional modulator has frequency resolution set by the phase detector (PD) comparison rate divided by  $2^{24}$ . The value  $2^{24}$  in the denominator is sometimes referred to as the modulus. Analog Devices PLLs use a fixed modulus, which is a binary number. In some types of fractional PLLs the modulus is variable, allowing exact frequency steps to be achieved with decimal step sizes. Unfortunately, small steps using small modulus values result in large spurious outputs at multiples of the modulus period (channel step size). For this reason, Analog Devices PLLs use a large fixed modulus. Normally, the step size is set by the size of the fixed modulus. In the case of a 50 MHz PD rate, a modulus of  $2^{24}$  would result in a 2.98 Hz step resolution, or 0.0596 ppm. In some applications it is necessary to have exact frequency steps, and even an error of 3 Hz cannot be tolerated.

Fractional PLLs are able to generate exact frequencies (with zero frequency error) if N can be exactly represented in binary (for example, N = 50.0, 50.5, 50.25, 50.75, and so forth). Note that, some common frequencies cannot be exactly represented. For example,  $N_{\text{FRAC}} = 0.1 = 1/10$  must be approximated as round((0.1 x  $2^{24}$ )/ $2^{24}$ )  $\approx$  0.100000024. At f<sub>PD</sub> = 50 MHz, this

<span id="page-25-1"></span>translates to a 1.2 Hz error. The exact frequency mode of the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) addresses this issue and can eliminate quantization error by programming the channel step size to  $f_{PD}/10$  in Register 0x0C to 10 (in this example). More generally, this feature can be used whenever the desired frequency, fvco, can be exactly represented on a step plan where there are an integer number of steps  $( $2^{14}$ )$  across integer-N boundaries. Mathematically, this situation is satisfied if

$$
f_{VCOk} \mod (f_{GCD}) = 0
$$
  
where  $f_{GCD} = GCD(f_{VCO1}, f_{PD})$  and  $f_{GCD} \ge \left(\frac{f_{PD}}{2^{14}}\right)$  (16)

where:

*GCD* means greatest common divisor.

 $f_{PD}$  = frequency of the phase detector.

*f*<sub>VCOk</sub> is the channel step frequency where  $0 < k < 2^{24}-1$ , as shown in [Figure 46.](#page-25-0)

Some fractional PLLs are able to achieve these exact frequencies by adjusting (shortening) the length of the phase accumulator

(the denominator or the modulus of the  $\Delta$ -Σ modulator) so that the Δ-Σ modulator phase accumulator repeats at an exact period related to the interval frequency ( $f_{VCOk} - f_{VCO(k-1)}$ ) in [Figure 46.](#page-25-0) Consequently, the shortened accumulator results in more frequent repeating patterns and as a result often leads to spurious emissions at multiples of the repeating pattern period, or at harmonic frequencies of f<sub>VCOk</sub> – f<sub>VCO(k−1)</sub>. For example, in some applications, these intervals might represent the spacing between radio channels, with the spurious occurring at multiples of the channel spacing.

In comparison, the Analog Devices method is able to generate exact frequencies between adjacent integer-N boundaries while still using the full 24-bit phase accumulator modulus, thus achieving exact frequency steps with a high phase detector comparison rate, which allows Analog Devices PLLs to maintain excellent phase noise and spurious performance in the exact frequency mode.

<span id="page-25-0"></span>

#### **Using Exact Frequency Mode**

If the constraint i[n Equation 16 i](#page-25-1)s satisfied, the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) is able to generate signals with zero frequency error at the desired VCO frequency. Exact frequency mode can be reconfigured for each target frequency, or be setup for a fixed f<sub>GCD</sub> that applies to all channels.

#### **Configuring Exact Frequency Mode for a Particular Frequency**

1. Calculate and program the integer register setting

 $Register 0x03 = N_{INT} = floor(f_{VCO}/f_{PD})$ 

where the *floor* function is the rounding down to the nearest integer.

2. Then calculate the integer boundary frequency

$$
f_N = N_{INT} \times f_{PD}.
$$

3. Calculate and program the exact frequency register value

 $Register 0x0C = f_{PD}/f_{GCD}$ 

where  $f_{GCD} = GCD(f_{VCO}, f_{PD})$ .

4. Calculate and program the fractional register setting

$$
Register 0x04 \ N_{FRAC} = ceil \left( \frac{2^{24} (f_{VCOk} - f_N)}{f_{PD}} \right)
$$

where *ceil* is the ceiling function meaning round up to the nearest integer.

Example: to configure the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) for exact frequency mode at f<sub>VCO</sub> = 2800.2 MHz, where the PD rate (f<sub>PD</sub>) = 61.44 MHz, proceed as follows:

1. Chec[k Equation 16](#page-25-1) to confirm that the exact frequency mode for this f<sub>VCO</sub> is possible.

$$
f_{GCD} = GCD(f_{VCO}, f_{PD}) \text{ and } f_{GCD} \ge \left(\frac{f_{PD}}{2^{14}}\right)
$$
  
 
$$
f_{GCD} = GCD(2800.2 \times 10^6, 61.44 \times 10^6) =
$$
  
 
$$
120 \times 10^3 > \frac{61.44 \times 10^6}{2^{14}} = 3750
$$

Because [Equation 16 is](#page-25-1) satisfied, th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) can be configured for exact frequency mode at  $f_{\text{VCO}} = 2800.2$  MHz by continuing with the remaining steps.

2. Calculate 
$$
N_{\rm INT}
$$

$$
N_{INT} = Register 0x03 =
$$
  

$$
floor \left( \frac{f_{VCO1}}{f_{PD}} \right) = floor \left( \frac{2800.2 \times 10^6}{61.44 \times 10^6} \right) = 45d = 0x2D
$$

3. Calculate the value for Register 0x0C

$$
Register\ 0x0C =
$$

$$
\frac{f_{PD}}{GCD((f_{VCOk+1} - f_{VCOk}), f_{PD})} =
$$
\n
$$
\frac{61.44 \times 10^6}{GCD(100 \times 10^3, 61.44 \times 10^6)} =
$$
\n
$$
\frac{61.44 \times 10^6}{20000} = 3072d = 0 \times C00
$$

4. To program Register 0x04, the closest integer-N boundary frequency  $(f_N)$  that is less than the desired VCO frequency (f<sub>VCO</sub>) must be calculated:  $f_N = f_{PD} \times N_{INT}$ . Using the current example

 $f_N = f_{PD} \times N_{INT} = 45 \times 61.44 \times 10^6 = 2764.8 \text{ MHz, then}$ 

 $Register 0x04 =$ 

$$
ceil\left(\frac{2^{24}(f_{\rm VCO} - f_{\rm N})}{f_{\rm PD}}\right) =
$$
  

$$
ceil\left(\frac{2^{24}(2800.2 \times 10^6 - 2764.8 \times 10^6)}{61.44 \times 10^6}\right) =
$$
  
0666560 d = 0:028000

 $9666560d = 0x938000$ 

#### **Exact Frequency Channel Mode**

When multiple, equally spaced, exact frequency channels are needed that fall within the same interval (that is,  $f_N \le f_{\text{VCOk}}$  $f_{N+1}$ ) where  $f_{VCOk}$  is shown i[n Figure 46](#page-25-0) and  $1 \le k \le 2^{14}$ , it is possible to maintain the same integer-N (Register 0x03) and exact frequency register (Register 0x0C) settings and only update the fractional register (Register 0x04) setting. The exact frequency channel mode is possible when [Equation](#page-25-1) 16 is satisfied for at least two equally spaced adjacent frequency channels, that is, the channel step size.

To configure th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) for exact frequency channel mode, initially and only at the beginning, the integer (Register 0x03) and exact frequency (Register 0x0C) registers need to be programmed for the smallest f<sub>VCO</sub> frequency (f<sub>VCO1</sub> in [Figure 46\)](#page-25-0), as follows:

- 1. Calculate and program the integer register setting Register  $0x03 = N_{INT} = floor(f_{VCO1}/f_{PD})$ , where  $f_{VCO1}$  is shown in [Figure 46](#page-25-0) and corresponds to the minimum channel VCO frequency. Then, the lower integer boundary frequency is given by  $f_N = N_{INT} \times f_{PD}$ .
- 2. Calculate and program the exact frequency register value Register  $0x0C = f_{PD}/f_{GCD}$ , where  $f_{GCD} = GCD((f_{VCOk + 1} - f_{VCOk}))$ ,  $f_{PD}$ ) = greatest common divisor of the desired equidistant channel spacing and the PD frequency ( $(f_{VCOk + 1} - f_{VCOk})$ and  $f_{\rm PD}$ ).

To switch between various equally spaced intervals (channels) only the fractional register (Register 0x04) needs to be programmed to the desired VCO channel frequency (f<sub>VCOk</sub>) in the following manner:

$$
Register\ 0x04 = N_{FRAC} = ceil\left(\frac{2^{24}(f_{VCOk} - f_N)}{f_{PD}}\right)
$$

where  $f_N =$  floor( $f_{VCOI}/f_{PD}$ ), and  $f_{VCOI}$ , as shown in Figure 46, represents the smallest channel VCO frequency that is greater than  $f_N$ .

Example: to configure the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) for the exact frequency mode for equally spaced intervals of 100 kHz, where the first channel (Channel 1) =  $f_{VCO1}$  = 2800.200 MHz and the PD rate  $(f_{PD}) = 61.44 \text{ MHz}$ , proceed as follows:

1. Check that the exact frequency mode for this  $f_{VCO1} =$ 2800.2 MHz (Channel 1) and  $f_{VCO2} = 2800.2$  MHz +  $100 \text{ kHz} = 2800.3 \text{ MHz}$  (Channel 2) is possible.

$$
f_{GCDI} = GCD(f_{VCO1}, f_{PD}) \text{ and}
$$
  
\n
$$
f_{GCDI} \ge \left(\frac{f_{PD}}{2^{14}}\right) \text{ and } f_{GCD2} = GCD(f_{VCO2}, f_{PD})
$$
\n
$$
\text{ and } f_{GCD2} \ge \left(\frac{f_{PD}}{2^{14}}\right)
$$
\n(17)

$$
f_{GCDI} = GCD(2800.2 \times 10^6, 61.44 \times 10^6) =
$$
  

$$
120 \times 10^3 > \frac{61.44 \times 10^6}{2^{14}} = 3750
$$

$$
f_{GCD2} = GCD(2800.3 \times 10^6, 61.44 \times 10^6) =
$$
  
20×10<sup>3</sup> >  $\frac{61.44 \times 10^6}{2^{14}} = 3750$ 

2. I[f Equation 16 i](#page-25-1)s satisfied for at least two of the equally spaced interval (channel) frequencies fvco1, fvco2, fvco3, ...  $f_{VCON}$ , as it is in Equation 17,  $HMC832$  exact frequency channel mode is possible for all desired channel frequencies, and can be configured as follows:

*Register 0x03* =

$$
floor\left(\frac{f_{VCO1}}{f_{PD}}\right) = floor\left(\frac{2800.2 \times 10^6}{61.44 \times 10^6}\right) = 45d = 0x2D
$$

*Register 0x0C* =

 $\frac{111120}{20000} = 3072d = 0 \times 0.000$  $\frac{61.44 \times 10^6}{9.64} = 3072d =$  $(100 \times 10^3, 61.44 \times 10^6)$  $61.44 \times 10$  $((f_{VCOk+1} - f_{VCOk}), f_{PD})$   $GCD(100 \times 10^3, 61.44 \times 10^6)$ 6  $\frac{f_{PD}}{GCD((f_{VCOk+1} - f_{VCOk}), f_{PD})} = \frac{61.44 \times 10^6}{GCD(100 \times 10^3, 61.44 \times 10^6)} =$  $VCOk+1$   $J VCOk$   $J PD$ *PD*

where  $(f_{VCOk+1} - f_{VCOk})$  is the desired channel spacing (100 kHz in this example).

3. To program Register 0x04, the closest integer-N boundary frequency,  $f_N$ , that is less than the smallest channel VCO frequency, f<sub>VCO1</sub>, must be calculated  $(f_N = floor(f_{VCO1}/f_{PD}))$ . Using the current example:

$$
f_N = f_{PD} \times floor \bigg( \frac{2800.2 \times 10^6}{61.44 \times 10^6} \bigg) =
$$

 $45 \times 61.44 \times 10^6 = 2764.8 \text{ MHz}$ 

Then, for Channel 1,

$$
Register 0x04 = ceil \left( \frac{2^{24} (f_{VCOI} - f_N)}{f_{PD}} \right),
$$

where  $f_{VCO1}$  = 2800.2 MHz.

$$
=ceil\left(\frac{2^{24}(2800.2\times10^{6}-2764.8\times10^{6})}{61.44\times10^{6}}\right)=9666560d=0x938000
$$

4. To change from Channel 1 ( $f_{VCO1} = 2800.2$  MHz) to Channel 2 ( $f_{VCO2}$  = 2800.3 MHz), only Register 0x04 needs to be programmed, as long as all of the desired exact frequencies,  $f_{\text{VCOk}}$  [\(Figure 46\)](#page-25-0), fall between the same integer-N boundaries ( $f_N < f_{VCOk} < f_{N+1}$ ). In that case,

$$
Register 0x04 =\nceil \left( \frac{2^{24} (2800.3 \times 10^6 - 2764.8 \times 10^6)}{61.44 \times 10^6} \right) =
$$

9693867d = 0x93EAAB, and so on.

#### *Seed Register*

The start phase of the fractional modulator digital phase accumulator (DPA) can be set to one of four possible default values via the seed register, Register 0x06[1:0]. The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) automatically reloads the start phase (seed value) into the DPA every time a new fractional frequency is selected. Certain zero or binary seed values may cause spurious energy correlation at specific frequencies. For most cases a random (not zero and not binary) start seed is recommended (Register 0x06[1:0] = 2).

#### <span id="page-27-0"></span>**SOFT RESET AND POWER-ON RESET**

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) features a hardware power-on reset (POR). All chip registers are reset to default states approximately 250 μs after power up.

The PLL subsystem SPI registers can also be soft reset by an SPI write to Register 0x00. Note that the soft reset does not clear the SPI mode of operation referred to in the [Serial Port](#page-28-3) section. Note that the VCO subsystem is not affected by the PLL soft reset; the VCO subsystem registers can only be reset by removing the power supply.

If external power supplies or regulators have rise times slower than 250 μs, then it is advised to write to the SPI reset register (Register  $0x00[5] = 1$ ) immediately after power up, before any other SPI activity. This write procedure ensures starting from a known state.

### <span id="page-28-0"></span>**POWER-DOWN MODE**

Note that the VCO subsystem is not affected by the CEN or soft reset. Therefore, device power-down is a two step process.

- 1. Power down the VCO by writing 0 to VCO Register 1 via Register 0x05 .
- 2. Power-down the PLL by pulling the CEN pin (Pin 17) low (assuming there are no SPI overrides (Register  $0x01[0] = 1$ )). Pulling the CEN pin low disables all analog functions and internal clocks. Current consumption typically drops below 10 μA in the power-down state. The serial port still responds to normal communication in power-down mode.

It is possible to ignore the CEN pin by setting Register 0x01[0] = 0. Control of the power-down mode then comes from the serial port register, Register 0x01[1].

It is also possible to leave various blocks turned on when in power-down (see Register 0x01), as listed i[n Table 10.](#page-28-4) 

<span id="page-28-4"></span>**Table 10. Bit and Block Assignments for Register 0x01** 

| <b>Bit Assignment</b> | <b>Block Assignment</b>         |
|-----------------------|---------------------------------|
| Bit 2                 | Internal bias reference sources |
| Bit 3                 | PD block                        |
| Bit 4                 | CP block                        |
| Bit 5                 | Reference path buffer           |
| Bit 6                 | VCO path buffer                 |
| <b>Bit 7</b>          | Digital I/O test pads           |

To mute the output but leave the PLL and VCO locked, see the [VCO Output Mute Function s](#page-19-2)ection.

### <span id="page-28-1"></span>**GENERAL-PURPOSE OUTPUT (GPO) PIN**

The PLL shares the LD\_SDO (lock detect/serial data output) pin to perform various functions. Although the pin is most commonly used to read back registers from the chip via the SPI, it is also capable of exporting a variety of signals and real-time test waveforms (including lock detect). It is driven by a tristate CMOS driver with ~200  $\Omega$  R<sub>OUT</sub>. It has logic associated with it to dynamically select whether the driver is enabled, and to decide which data to export from the chip.

In its default configuration, after power-on reset, the output driver is disabled, and only drives during appropriately addressed SPI reads. This allows it to share the output with other devices on the same bus.

The pin driver is enabled if the chip is addressed; that is, the last three bits of SPI cycle = 000b before the rising edge of SEN. If SEN rises before SCK has clocked in an invalid (non zero) chip address, the [HMC832 s](http://www.analog.com/HMC832?doc=HMC832.pdf)tarts to drive the bus.

To monitor any of the GPO signals, including lock detect, set Register  $0x0F[7] = 1$  to keep the SDO driver always on. This stops the LDO driver from tristating and means that the SDO line cannot be shared with other devices.

The [HMC832 n](http://www.analog.com/HMC832?doc=HMC832.pdf)aturally switches away from the GPO data and exports the SDO during an SPI read. To prevent this automatic data selection, and always select the GPO signal, set Bit 6 of

Register 0x0F to 1 to prevent automux of the SDO. The phase noise performance at this output is poor and uncharacterized. Also, the GPO output should not be toggling during normal operation because it may degrade the spectral performance.

Note that there are additional controls available, which may be helpful when sharing the bus with other devices.

- To disable the driver completely, set Register  $0x08[5] = 0$  (it takes precedence over all else).
- To disable either the pull-up or pull-down sections of the driver, Register  $0x0F[8] = 1$  or Register  $0x0F[9] = 1$ , respectively.

Example scenarios are listed i[n Table 11.](#page-28-5) The signals that are available on the GPO are selected by changing the GPO Select Register 0x0F[4:0].

<span id="page-28-5"></span>



### <span id="page-28-2"></span>**CHIP IDENTIFICATION**

PLL subsystem version information may be read by reading the content of read only register, chip\_ID in Register 0x00. It is not possible to read the VCO subsystem version.

### <span id="page-28-3"></span>**SERIAL PORT**

The SPI protocol has the following general features:

- 3-bit chip address, can address up to eight devices connected to the serial bus.
- Wide compatibility with multiple protocols from multiple vendors.
- Simultaneous write/read during the SPI cycle.
- 5-bit address space.
- 3-wire for write only capability, 4-wire for read/write capability.

Typical serial port operation can be run with SCLK at speeds up to 50 MHz.

#### **Serial Port Initialization at Power-Up**

At power-up, it is required that both SEN and SCK lines are initially held low, and that the first rising edge occurs on the SCK line before any rising edges occur on the SEN line.

If the first rising edge occurs on the SEN line before it does on the SCK line the HMC832LP6GE SPI interface does not function. In that case, it is necessary to cycle the power to the off and on, and repeat the previous recommended sequence (hold both signals low at power-up and ensure that the first rising edge occurs on the SCK line).

#### *Serial Port Write Operation*

SPI write specifications are listed in th[e Table 2](#page-4-2) in th[e SPI Write](#page-4-3)  [Timing Characteristics](#page-4-3) section and a typical write cycle is shown in [Figure 47.](#page-29-0) The SPI write operation is as follows:

- 1. The master (host) places 24-bit data, D23:D0, MSB first, on SDI on the first 24 falling edges of SCLK.
- 2. The slave [\(HMC832\)](http://www.analog.com/HMC832?doc=HMC832.pdf) shifts in data on SDI on the first 24 rising edges of SCLK.
- 3. The master places a 5-bit register address to be written to, R4:R0, MSB first, on the next five falling edges of SCLK  $(25<sup>th</sup>$  to  $29<sup>th</sup>$  falling edges).
- 4. The slave shifts the register bits on the next five rising edges of SCLK ( $25<sup>th</sup>$  to  $29<sup>th</sup>$  rising edges).
- 5. The master places 3-bit chip address, A2:A0, MSB first, on the next three falling edges of SCLK (30<sup>th</sup> to 32<sup>nd</sup> falling edges). Analog Devices reserves Chip Address A2 to Chip Address A0 = 000 for all RF PLLs with integrated VCOs.
- 6. The slave shifts the chip address bits on the next three rising edges of SCLK (30<sup>th</sup> to 32<sup>nd</sup> rising edges).
- 7. The master asserts SEN after the 32<sup>nd</sup> rising edge of SCLK.
- 8. The slave registers the SDI data on the rising edge of SEN.

<span id="page-29-0"></span>

*Figure 47. Serial Port Timing Diagram, Write*

#### *Serial Port Read Operation*

In general, the LD\_SDO line is always active during the write cycle. During any SPI cycle, LD\_SDO contains the data from the current address written in Register 0x0[4:0]. If Register 0x0[4:0] is not changed, the same data is always present on LD\_SDO during a SPI cycle.

If a read is required from a specific address, it is necessary to write the required address to Register 0x0[4:0] in the first SPI cycle, then in the next SPI cycle, the desired data becomes available on LD\_SDO. A typical read cycle is shown i[n Figure 48.](#page-31-0) 

An example of the two cycle procedure to read from any random address is as follows:

- 1. The master (host), on the first 24 falling edges of SCLK places 24-bit data, D23:D0, MSB first, on SDI as shown in [Figure 48.](#page-31-0) Set D23:D5 to zero. D4:D0 = address of the register to be read on the next cycle.
- 2. The slave [\(HMC832\)](http://www.analog.com/HMC832?doc=HMC832.pdf) shifts in data on SDI on the first 24 rising edges of SCK.
- 3. The master places the 5-bit register address , R4:R0, (the read address register), MSB first, on the next five falling edges of SCK ( $25<sup>th</sup>$  to  $29<sup>th</sup>$  falling edges). R4:R0 = 00000.
- 4. The slave shifts the register bits on the next five rising edges of SCK ( $25<sup>th</sup>$  to  $29<sup>th</sup>$  rising edges).
- 5. The master places the 3-bit chip address, A2:A0, MSB first, on the next three falling edges of SCK ( $30<sup>th</sup>$  to  $32<sup>nd</sup>$  falling edges). The chip address is always 000b.
- 6. The slave shifts the chip address bits on the next three rising edges of SCK  $(30<sup>th</sup>$  to  $32<sup>nd</sup>$  rising edges).
- 7. The master asserts SEN after the  $32<sup>nd</sup>$  rising edge of SCK.
- 8. The slave registers the SDI data on the rising edge of SEN.
- 9. The master clears SEN to complete the the address transfer of the two part read cycle.
- 10. If a write data to the chip is not needed at the same time as the second cycle occurs, then it is recommended to simply rewrite the same contents on SDI to Register 0x00 on the readback portion of the cycle.
- 11. The master places the same SDI data as the previous cycle on the next 32 falling edges of SCK.
- 12. The slave [\(HMC832\)](http://www.analog.com/HMC832?doc=HMC832.pdf) shifts the SDI data on the next 32 rising edges of SCK.
- 13. The slave places the desired read data (that is, data from the address specified in Register 0x00[4:0] of the first cycle) on LD\_SDO, which automatically switches to SDO mode from LD mode, disabling the LD output.
- 14. The master asserts SEN after the 32<sup>nd</sup> rising edge of SCK to complete the cycle and revert back to lock detect on LD\_SDO.



<span id="page-31-0"></span>*Figure 48. Serial Port Timing Diagram, Read*

# <span id="page-32-0"></span>APPLICATIONS INFORMATION

Large bandwidth (25 MHz to 3000 MHz), industry leading phase noise and spurious performance, excellent noise floor (−160 dBc/Hz), coupled with a high level of integration make the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) ideal for a variety of applications; as an RF or IF stage local oscillator (LO).

Using th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) with a tunable reference, as shown i[n Figure 51,](#page-32-1) it is possible to drastically improve spurious emissions performance across all frequencies.



*Figure 49[. HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) in a Typical Transmit Chain*



<span id="page-32-1"></span>

*Figure 51[. HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) Used as a Tunable Reference fo[r HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf)*

### <span id="page-33-0"></span>**POWER SUPPLY**

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) is a high performance, low noise device. In some cases, phase noise and spurious performance may be degraded by noisy power supplies. To achieve maximum performance and ensure that power supply noise does not degrade the performance of the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) it is recommended to use the Analog Devices low noise, high power supply rejection ratio (PSRR) regulator, th[e HMC1060LP3E. U](http://www.analog.com/HMC1060LP3E?doc=HMC832.pdf)sing th[e HMC1060LP3E](http://www.analog.com/HMC1060LP3E?doc=HMC832.pdf) lowers the design risk and cost, and ensures that the performance shown in the [Typical Performance Characteristics](#page-7-0) section can be achieved.

#### <span id="page-33-1"></span>**PROGRAMMABLE PERFORMANCE TECHNOLOGY**

For low power applications that do not require maximum noise floor performance, the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) features the ability to reduce current consumption by 50 mA (power consumption by 165 mW) at the cost of decreasing phase noise floor performance by ~5 dB. High performance is enabled by writing VCO\_REG  $0x03[1:0] =$ 3d, and it is disabled (low current consumption mode enabled) by writing VCO\_REG  $0x03[1:0] = 1d$ . High performance mode improves noise floor performance at the cost of increased current consumption. Resulting current consumption and phase noise floor performance are shown i[n Figure 33](#page-12-0) an[d Figure 36.](#page-12-1) 

#### <span id="page-33-2"></span>**LOOP FILTER AND FREQUENCY CHANGES**



*Figure 52. Loop Filter Design*

<span id="page-33-4"></span>All PLLs with integrated VCOs exhibit integer boundary spurs at harmonics of the reference frequency. As seen in [Figure 18,](#page-9-0)  the plot shows the worst case spurious scenario where the harmonic of the reference frequency (50 MHz) is within the loop filter bandwidth of the fundamental frequency of the [HMC832.](http://www.analog.com/HMC832?doc=HMC832.pdf) 

The tunable reference changes the reference frequency from 50 MHz in [Figure 18](#page-9-0) to 47.5 MHz i[n Figure 16](#page-9-1) to distance the harmonic of the reference frequency (spurious emissions) away from the fundamental output frequency of the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) so that it is filtered by the loop filter. The interna[l HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) setup and divide ratios are changed in the opposite direction accordingly so that the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) generates identical output frequency as shown in [Figure 18,](#page-9-0) without the spurious emissions inside the loop bandwidth. Using these same procedures, i[n Figure 19,](#page-9-2) the graph is generated by observing and plotting the magnitude of

the largest spur only, at any offset, at each output frequency, while using a fixed 50 MHz reference and a tunable 47.5 MHz reference.

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) features an internal autocalibration process that seamlessly calibrates the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) when a frequency change is executed (se[e Figure 27](#page-11-1) an[d Figure 30\)](#page-11-2). Typical frequency settling time that can be expected after any frequency change (writes to Register 0x03 or Register 0x04 ) is shown i[n Figure 27](#page-11-1) with autocalibration enabled (Register  $0x0A[11] = 0$ ). A frequency hop of 5 MHz is shown i[n Figure 27;](#page-11-1) however the settling time is independent of the size of the frequency change. Any size frequency hop has a similar settling time with autocalibration enabled[. Figure 32](#page-11-3) shows the typical tuning voltage after calibration where once th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) is calibrated at any temperature, the calibration setting holds across the entire operating range of the [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) (−40°C to +85°C). [Figure 32](#page-11-3) shows that the tuning voltage is maintained within a narrow operating range for worst case scenarios where calibration was executed at one temperature extreme and the device is operating at the other extreme.

For applications that require fast frequency changes, th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) supports manual calibration that enables faster settling times (see [Figure 28](#page-11-4) an[d Figure 31\)](#page-11-5). Manual calibration needs to be executed only once for each individua[l HMC832,](http://www.analog.com/HMC832?doc=HMC832.pdf) at any temperature, and is valid across all temperature operating ranges of the [HMC832.](http://www.analog.com/HMC832?doc=HMC832.pdf) More information about manual calibration is available in the [Manual VCO Calibration for Fast Frequency Hopping](#page-18-0) section. A Frequency hop of 5 MHz is shown i[n Figure 28](#page-11-4) and [Figure 31;](#page-11-5) however, the settling time is independent of the size of the frequency change. Any size frequency hop has a similar settling time with autocalibration disabled (Register 0x0A[11] = 1).



#### <span id="page-33-5"></span><span id="page-33-3"></span>**Table 12. Loop Filter Designs Used in Typical Performance Characteristics Graphs**

<sup>1</sup> Loop Filter Type 1 is for best integrated phase noise. Loop filter bandwidth is designed for 50 MHz PD frequency, CP = 1.6 mA at 2.2 GHz output in fractional mode. <sup>2</sup> Loop Filter Type 2 is suggested to use for best far out phase noise. Loop filter BW is designed for 50 MHz PD frequency, CP = 1.6 mA at 2.2 GHz output in fractional mode.

 $3$  Loop Filter Type 3 is suggested to use for best integrated phase noise at integer mode. Loop filter bandwidth is designed for 50 MHz PD frequency, CP = 2.5 mA at 3 GHz output in integer mode.

### <span id="page-34-0"></span>**RF PROGRAMMABLE OUTPUT RETURN LOSS**

The [HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) features programmable RF output return loss (VCO\_REG 0x03[5]) and 12 dB of programmable gain (VCO\_REG 0x07[3:0]), as shown in [Figure](#page-10-2) 26 and [Figure](#page-10-0) 25. Maximum output power is achieved with a high return loss setting (VCO\_REG 0x03[5] = 0), as shown i[n Figure 22.](#page-10-3) Setting VCO\_REG  $0x03[5] = 1$  improves return loss for applications that require it at the cost of reduced RF output power (see [Figure 22\)](#page-10-3).

### <span id="page-34-1"></span>**MUTE MODE**

Th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) features a configurable mute mode, along with the ability to independently turn off outputs on both RF\_N and RF\_P output pins. [Figure 35](#page-12-2) shows isolation measured at the output when the mute mode is on  $(VCO\_REG 0x03[8:7] = 3d)$ , and when the mute mode is off (VCO\_REG 0x03[8:7] = 1d), with either both outputs disabled (VCO\_REG 0x03[3:2] = 0) or one output enabled and the other disabled (VCO\_REG 0x03[3:2] = 1d).

# <span id="page-35-0"></span>PLL REGISTER MAP

### <span id="page-35-1"></span>**ID, READ ADDRESS, AND RST REGISTERS**

The ID register is read only, the read address/RST strobe register is write only, and the RST register is read/write.

#### **Table 13. Register 0x00, ID Register (Read Only)**



#### **Table 14. Register 0x00, Read Address/RST Strobe Register (Write Only)**



<sup>1</sup> N/A means not applicable.

#### **Table 15. Register 0x01, RST Register (Default 0x000002)**



### <span id="page-35-2"></span>**REFERENCE DIVIDER, INTEGER, AND FRACTIONAL FREQUENCY REGISTERS**

#### **Table 16. Register 0x02, REFDIV Register (Default 0x000001)**



#### **Table 17. Register 0x03, Frequency Register, Integer Part (Default 0x000019)**



#### **Table 18. Register 0x04, Frequency Register, Fractional Part (Default 0x000000)**

<span id="page-35-5"></span><span id="page-35-4"></span><span id="page-35-3"></span>

### <span id="page-36-0"></span>**VCO SPI REGISTER**

Register 0x05 is a special register used for indirect addressing of the VCO subsystem. Writes to Register 0x05 are automatically forwarded to the VCO subsystem by the VCO SPI state machine controller.

#### **Table 19. Register 0x05, VCO SPI Register (Default 0x000000)**

Register 0x05 is a read/write register. However, Register 0x05 holds only the contents of the last transfer to the VCO subsystem. Therefore, it is not possible to read the full contents of the VCO subsystem. Only the content of the last transfer to the VCO subsystem can be read. Also note special considerations for autocalibration related to Register 0x05.



#### <span id="page-36-1"></span>**DELTA-SIGMA CONFIGURATION**





### <span id="page-37-0"></span>**LOCK DETECT REGISTER**

**Table 21. Register 0x07, Lock Detect Register (Default 0x00014D)**



### <span id="page-37-1"></span>**ANALOG ENABLE (EN) REGISTER**







#### <span id="page-38-0"></span>**CHARGE PUMP REGISTER**

#### **Table 23. Register 0x09, Charge Pump Register (Default 0x403264)**



#### <span id="page-38-1"></span>**AUTOCALIBRATION REGISTER**

#### **Table 24. Register 0x0A, VCO Autocalibration Configuration Register (Default 0x002205)**





#### <span id="page-39-0"></span>**PHASE DETECTOR (PD) REGISTER**





#### <span id="page-39-1"></span>**EXACT FREQUENCY MODE REGISTER**

### **Table 26. Register 0x0C, Exact Frequency Mode Register (Default 0x000000)**



### <span id="page-40-0"></span>**GENERAL-PURPOSE, SERIAL PORT INTERFACE, AND REFERENCE DIVIDER (GPO\_SPI\_RDIV) REGISTER**



**Table 27. Register 0x0F, GPO\_SPI\_RDIV Register (Default 0x000001)**

### <span id="page-41-0"></span>**VCO TUNE REGISTER**

The VCO tune register is a read only register.



#### **Table 28. Register 0x10, VCO Tune Register (Default 0x000020)**

#### <span id="page-41-1"></span>**SAR REGISTER**

The SAR register is a read only register.

#### **Register 0x11, SAR Register (Default 0x07FFFF)**



#### <span id="page-41-2"></span>**GENERAL-PURPOSE 2 REGISTER**

The GPO2 register is a read only register.

#### **Table 29. Register 0x12, GPO2 Register (Default 0x000000)**



#### <span id="page-41-3"></span>**BUILT-IN SELF TEST REGISTER**

The BIST register is a read only register.

#### **Table 30. Register 0x13, BIST Register (Default 0x001259)**



# <span id="page-42-0"></span>VCO SUBSYSTEM REGISTER MAP

The VCO subsystem uses indirect addressing via Register 0x05. For more detailed information on how to write to the VCO subsystem, see the [VCO Serial Port Interface \(VSPI\)](#page-14-0) section.

The VCO tuning register is write only.

#### **Table 31. VCO\_REG 0x00 Tuning**



#### <span id="page-42-1"></span>**VCO ENABLE REGISTER**

The VCO enable register is a write only register.

#### **Table 32. VCO\_REG 0x01 Enable**



#### *Example: Disabling the Output Stage of the VCO Subsystem*

To disable the output stage of the VCO subsystem of the [HMC832,](http://www.analog.com/HMC832?doc=HMC832.pdf) clear Bit 5 in VCO\_REG 0x01. If the other bits are left unchanged, then write 1 1101 1111 into VCO\_REG 0x01. The VCO subsystem register is accessed via a write to PLL subsystem Register 0x05 = 1 1101 1111 0001 00 = 0xEF88.

Register  $0x05[2:0] = 000$ ; VCO subsystem ID 0.

Register 0x05[6:3] = 0001; VCO subsystem register address.

Register  $0x05[7] = 1$ ; master enable. Register  $0x05[8] = 1$ ; VCO enable. Register  $0x05[9] = 1$ ; PLL buffer enable. Register 0x05[10] = 1; I/O master enable. Register  $0x05[11] = 1$ ; reserved. Register  $0x05[12] = 0$ ; disable the output stage. Register 0x05[14:13] = 11b. Register  $0x05[15] = 1$ ; don't care.

### <span id="page-43-0"></span>**VCO OUTPUT DIVIDER REGISTER**

This is a write only register. Note that to write 0\_1111\_1110 into VCO\_REG 0x02 VCO subsystem (VCO\_ID = 000b), and set the VCO output divider to divide by 62, the following needs to be written to Register 0x05 = 0\_1111\_1110, 0010, 000 b.

#### **Table 33. VCO\_REG 0x02 VCO Output Divider**

Register 0x05[2:0] = 000; Subsystem ID 0

Register  $0x05[6:3] = 0010$ ; VCO Register Address 2d.

Register 0x05[16:7] = 0\_1111\_1110; divide by 62, maximum output RF gain.



#### <span id="page-43-1"></span>**VCO CONFIGURATION REGISTER**

The VCO configuration register is a write only register.

#### **Table 34. VCO\_REG 0x03 Configuration**



### <span id="page-44-0"></span>**VCO CALIBRATION/BIAS, CF CALIBRATION, AND MSB CALIBRATION REGISTERS**

These registers are write only. Note that, specified performance is only guaranteed with the required settings in [Table 35](#page-44-2) only; other settings are not supported.

#### <span id="page-44-2"></span>**Table 35. VCO\_REG 0x04 CAL/Bias**



#### **Table 36. VCO\_REG 0x05 CF\_CAL**



#### **Table 37. VCO\_REG 0x06 MSB Calibration**



#### <span id="page-44-1"></span>**VCO OUTPUT POWER CONTROL**

The VCO power control register is write only.

#### **Table 38. VCO\_REG 0x07 Output Power Control**



# <span id="page-45-0"></span>EVALUATION PRINTED CIRCUIT BOARD (PCB)

<span id="page-45-3"></span>

Figure 54. Silk Screen and PCB Traces Bottom Layer

<span id="page-45-4"></span>The circuit board used in the application uses RF circuit design techniques. Signal lines have 50  $\Omega$  impedance whereas the package ground leads and exposed paddle are connected directly to the ground plane similar to that shown in [Figure 53](#page-45-3)  an[d Figure 54.](#page-45-4) Use a sufficient number of via holes to connect the top and bottom ground planes. The evaluation circuit board shown [Figure 53](#page-45-3) an[d Figure 54](#page-45-4) is available from Analog Devices upon request.

### <span id="page-45-1"></span>**CHANGING EVALUATION BOARD REFERENCE FREQUENCY AND CP CURRENT CONFIGURATION**

The evaluation board is provided with a 50 MHz on board reference oscillator, and Type 1 loop filter configuration, as shown in [Figure 52 \(](#page-33-4)~127 kHz bandwidth, see [Table 12\)](#page-33-3).

The default register configuration file included in the Analog Devices PLL evaluation software sets the comparison frequency to 50 MHz ( $R = 1$ , that is, Register  $0x02 = 1$ ).

As with all PLLs and PLL with integrated VCOs, modifying the comparison frequency or charge pump (CP) current results in changes to the loop dynamics and ultimately, phase noise performance. When making these changes there are several items to keep in mind:

- CP offset current setting: refer to the [Charge Pump \(CP\)](#page-19-1)  [and Phase Detector \(PD\)](#page-19-1) section.
- LD configuration: refer to th[e Lock Detect](#page-22-0) section.

To redesign the loop filter for a particular application, download the PLL design software tool by clicking on the software download link on th[e HMC832 p](http://www.analog.com/HMC832?doc=HMC832.pdf)roduct page. Analog Devices PLL design enables users to accurately model and analyze performance of all Analog Devices PLLs, PLLs with integrated VCOs, and clock generators. It supports various loop filter topologies, and enables users to design custom loop filters and accurately simulate resulting performance. For more information, see th[e Loop Filter and Frequency Changes](#page-33-2)  section.

For evaluation purposes, the [HMC832 e](http://www.analog.com/HMC832?doc=HMC832.pdf)valuation board is shipped with an on-board, low cost, low noise (100 ppm), 50 MHz VCXO, enabling evaluation of most parameters including phase noise without any external references.

Exact phase or frequency measurements require th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) to use the same reference as the measuring instrument. To accommodate this requirement, the [HMC832 e](http://www.analog.com/HMC832?doc=HMC832.pdf)valuation board includes the [HMC1031MS8E;](http://www.analog.com/HMC1031MS8E?doc=HMC832.pdf) a simple low current integer-N PLL that can lock the on-board VCXO to an external 10 MHz reference input commonly provided by most test equipment. To lock th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) to an external 10 MHz reference, connect the external reference output to the J5 input of th[e HMC832](http://www.analog.com/HMC832?doc=HMC832.pdf) evaluation board and change the [HMC1031MS8E](http://www.analog.com/HMC1031MS8E?doc=HMC832.pdf) integer divider value to 5 by changing the switch settings,  $D1 = 1$  (SW1 to SW4 closed), and  $D0 = 0$  (SW2 to SW3 open), for more information see the [HMC1031MS8E](http://www.analog.com/HMC1031MS8E?doc=HMC832.pdf) data sheet.

### <span id="page-45-2"></span>**EVALUATION KIT CONTENTS**

The evaluation kit contains on[e HMC832L](http://www.analog.com/HMC832?doc=HMC832.pdf)P6GE evaluation PCB, a USB interface board, a six-foot USB A-male to USB B-female cable, a CD ROM that contains the user manual, evaluation PCB schematic, evaluation software, and Analog Devices PLL design software. To order the evaluation kit, see the [Ordering Guide s](#page-47-0)ection for the product number.

**11-10-2014-A**

 $11 - 10 - 201$ 

# <span id="page-46-0"></span>OUTLINE DIMENSIONS



*Figure 56. Tape and Reel Outline Dimensions Dimensions shown in millimeters*

#### <span id="page-47-0"></span>**ORDERING GUIDE**



 $1 E =$  RoHS Compliant Part.

<sup>2</sup> Four-digit lot number XXXX.

**©2014 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D12827-0-11/14(A)** 



www.analog.com

Rev. A | Page 48 of 48

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Analog Devices Inc.](https://www.mouser.com/analog-devices):

[HMC832LP6GE](https://www.mouser.com/access/?pn=HMC832LP6GE) [HMC832LP6GETR](https://www.mouser.com/access/?pn=HMC832LP6GETR) [EKIT01-HMC832LP6G](https://www.mouser.com/access/?pn=EKIT01-HMC832LP6G) [EVAL01-HMC832LP6G](https://www.mouser.com/access/?pn=EVAL01-HMC832LP6G)